

## ULTRA LOW CAPACITANCE TVS ARRAY

### APPLICATIONS

- ✔ Ethernet 10/100/1000 Base T
- ✔ Cellular Phone Base Stations
- ✓ Switching Stations
- ✔ Audio/Video Inputs
- ✔ Handheld Devices

#### IEC COMPATIBILITY (EN61000-4)

- ✔ 61000-4-2 (ESD): Air 15kV, Contact 8kV
- ✔ 61000-4-4 (EFT): 40A 5/50ns
- ✓ 61000-4-5 (Surge): 24A, 8/20µs Level 2(Line-Ground) & Level 3(Line-Line)

#### FEATURES

- ✓ 600 Watts Peak Pulse Power per Line (tp = 8/20µs)
- ✓ Provides Protection for Four (4) Line Pairs
- ✓ LOW LEAKAGE CURRENT < 1.0µA</p>
- ✔ ULTRA LOW CAPACITANCE: 1.25pF
- ✓ RoHS Compliant in Lead-Free Versions

### MECHANICAL CHARACTERISTICS

- ✔ Molded JEDEC SO-8
- ✓ Weight 70 milligrams (Approximate)
- ✓ Available in Tin-Lead or Lead-Free Pure-Tin Plating(Annealed)
- ✔ Solder Reflow Temperature:
  - Tin-Lead Sn/Pb, 85/15: 240-245°C
  - Pure-Tin Sn, 100: 260-270°C
- ✓ Flammability Rating UL 94V-0
- ✓ 12mm Tape and Reel Per EIA Standard 481
- ✔ Device Marking: Marking Code, Logo, Date Code & Pin One Defined By DOT on Package

### **PINCONFIGURATION**





### DEVICE CHARACTERISTICS

| MAXIMUM RATINGS @ 25°C Unless Otherwise Specified     |                  |                |       |  |  |  |  |  |  |
|-------------------------------------------------------|------------------|----------------|-------|--|--|--|--|--|--|
| PARAMETER                                             | SYMBOL           | VALUE          | UNITS |  |  |  |  |  |  |
| Peak Pulse Power ( $t_p = 8/20\mu s$ ) - See Figure 1 | P <sub>PP</sub>  | 600            | Watts |  |  |  |  |  |  |
| Peak Pulse Current (t <sub>p</sub> = 8/20µs)          | I <sub>PP</sub>  | 30             | А     |  |  |  |  |  |  |
| Lead Soldering Temperature                            | T                | 260°C (10 Sec) | °C    |  |  |  |  |  |  |
| Operating Temperature                                 | TJ               | -55°C to 150°C | °C    |  |  |  |  |  |  |
| Storage Temperature                                   | T <sub>STG</sub> | -55°C to 150°C | °C    |  |  |  |  |  |  |

| ELECTRICAL CHARACTERISTICS PER LINE @ 25°C Unless Otherwise Specified |                           |                               |                                     |                                                      |                                                 |                                                 |                                                 |                                          |                        |  |
|-----------------------------------------------------------------------|---------------------------|-------------------------------|-------------------------------------|------------------------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------|------------------------|--|
| PART<br>NUMBER                                                        | DEVICE<br>MARKING<br>CODE | RATED<br>STAND-OFF<br>VOLTAGE | MINIMUM<br>BREAKDOWN<br>VOLTAGE     | MINIMUM<br>SNAP BACK<br>VOLTAGE                      | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2)  | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 2)  | MAXIMUM<br>CLAMPING<br>VOLTAGE<br>(See Fig. 42) | MAXIMUM<br>LEAKAGE<br>CURRENT            | TYPICAL<br>CAPACITANCE |  |
|                                                                       |                           | V <sub>WM</sub><br>VOLTS      | @ 1mA<br>V <sub>(BR)</sub><br>VOLTS | @ I <sub>SB</sub> = 50mA<br>V <sub>SB</sub><br>VOLTS | @I <sub>p</sub> = 1A<br>V <sub>C</sub><br>VOLTS | @I <sub>P</sub> = 5A<br>V <sub>C</sub><br>VOLTS | @8/20µs<br>V <sub>c</sub> @ I <sub>PP</sub>     | @V <sub>wM</sub><br>Ι <sub>D</sub><br>μΑ | @0V, 1MHz<br>C<br>pF   |  |
| SLVDA2.8LC                                                            | LV2.8                     | 2.8                           | 3.0                                 | 2.8                                                  | 4.6                                             | 6.2                                             | 21.0V@30.0A                                     | 1.0                                      | 5                      |  |



### GRAPHS





### APPLICATION NOTE

Electronic equipment is susceptible to damage caused by Electrostatic Discharge (ESD), Electrical Fast Transients (EFT), and tertiary lightning effects. Knowing that equipment can be damaged, the SLVDA2.8LC was designed to provide the level of protection required to safe guard sensitive high speed data circuits. This product can be used to provide a level of protection to meet bidirectional requirements either in a common-mode or differential-mode configuration.

#### **BIDIRECTIONAL COMMON-MODE CONFIGURATION (Figure 1)**

**BIDIRECTIONAL DIFFERENTIAL-MODE CONFIGURATION (Figure 2)** 

The SLVDA2.8LC can provide up to four (4) lines of protection in a common-mode configuration as depicted in Figure 1.

Circuit connectivity is as follows:

- Line 1 is connected to pin 8
- ~ Line 2 is connected to pin 7
- Line 3 is connected to pin 6 V
- Line 4 is connected to pin 5
- Pins 1, 2, 3, and 4 are connected to ground





Circuit connectivity is as follows:

- Line Pair # 1 is connected to pin 8 and 1
- Line Pair # 2 is connected to pin 7 and 2
- Line Pair # 3 is connected to pin 5 and 4
- Line Pair # 4 is connected to pin 6 and 3

#### **CIRCUIT BOARD LAYOUT RECOMMENDATIONS**

Circuit board layout is critical for Electromagnetic Compatibility (EMC) protection. The following guidelines are recommended:

- The protection device should be placed near the V input terminals or connectors, the device will divert the transient current immediately before it can be coupled into the nearby traces.
- The path length between the TVS device and the ~ protected line should be minimized.
- All conductive loops including power and ground loops should be minimized.
- The transient current return path to ground should be kept as short as possible to reduce parasitic inductance.
- Ground planes should be used whenever possible. For multilayer PCBs, use ground vias.

Figure 2: Bidirectional Differential-Mode Protection



### PACKAGE OUTLINE & DIMENSIONS



COPYRIGHT © Protek Devices 2005 SPECIFICATIONS: ProTek reserves the right to change the electrical and or mechanical characteristics described herein without notice (except JEDEC).

DESIGN CHANGES: ProTek reserves the right to discontinue product lines without notice, and that the final judgement concerning selection and specifications is the buyer's and that in furnishing engineering and technical assistance, ProTek assumes no responsibility with respect to the selection or specifications of such products.

E-Mail: sales@protekdevices.com Web Site: www.protekdevices.com